Identifier
etd-11162005-093854
Degree
Master of Science in Electrical Engineering (MSEE)
Department
Electrical and Computer Engineering
Document Type
Thesis
Abstract
This work presents a case study, which attempts to improve the fault diagnosis and testability of the power supply current based testing methodology applied to a typical two-stage CMOS operational amplifier and is extended to operational amplifier with floating gate input transistors*. The proposed test method takes the advantage of good fault coverage through the use of a simple power supply current measurement based test technique, which only needs an ac input stimulus at the input and no additional circuitry. The faults simulating possible manufacturing defects have been introduced using the fault injection transistors. In the present work, variations of ac ripple in the power supply current IPS, passing through VDD under the application of an ac input stimulus is measured to detect injected faults in the CMOS amplifier. The effect of parametric variation is taken into consideration by setting tolerance limit of ± 5% on the fault-free IPS value. The fault is identified if the power supply current, IPS falls outside the deviation given by the tolerance limit. This method presented can also be generalized to the test structures of other floating-gate MOS analog and mixed signal integrated circuits.
Date
2005
Document Availability at the Time of Submission
Release the entire work immediately for access worldwide.
Recommended Citation
Pulendra, Vanikumari, "Power supply current [IPS] based testing of CMOS amplifier circuit with and without floating gate input transistors" (2005). LSU Master's Theses. 3300.
https://repository.lsu.edu/gradschool_theses/3300
Committee Chair
Ashok Srivastava
DOI
10.31390/gradschool_theses.3300