Identifier
etd-0414102-135429
Degree
Master of Science in Electrical Engineering (MSEE)
Department
Electrical and Computer Engineering
Document Type
Thesis
Abstract
In this thesis, we present a design for computing moments of a binary horizontally/vertically convex image on an FPGA chip, using run-time reconfiguration. We compute the moments of up to third order for a total of 16 moments. We address how run-time reconfiguration speeds up moment computations without taking up huge hardware resources. Since we are considering a binary horizontally/vertically convex image, we look at an alternative method in moment computations that utilizes constant coefficient multipliers. We divide the image into segments and process one segment at a time. We reconfigure the constant coefficient multipliers before processing the next segment. This thesis also looks at the interactions between different logic units for moment computations. We provide an estimate of the total number of CLBs used to implement this design on an FPGA chip. Finally, we address variations of this particular type of image, such as non-binary and non-convex and determine whether this design is still applicable in those instances.
Date
2002
Document Availability at the Time of Submission
Release the entire work immediately for access worldwide.
Recommended Citation
Neoh, Cheowway, "Computing moments of a binary horizontally/vertically convex image using run-time reconfiguration" (2002). LSU Master's Theses. 1279.
https://repository.lsu.edu/gradschool_theses/1279
Committee Chair
Jerry Trahan
DOI
10.31390/gradschool_theses.1279