Document Type
Patent
Patent Number
US 9257988B2
Abstract
The invention relates to hardware decoders that efficiently expand a small number of input bits to a large number of output bits, while providing considerable flexibility in selecting the output instances. One main area of application of the invention is in pin-limited environments, such as field programmable gates array (FPGA) used with dynamic reconfiguration. The invention includes a mapping unit that is a circuit, possibly in combination with a reconfigurable memory device. The circuit has as input a z-bit source word having a value at each bit position and it outputs an n-bit output word, where n>z, where the value of each bit position of the n-bit output word is based upon the value of a pre-selected hardwired one of the bit positions in the x-bit word, where the said pre-selected hardwired bit positions is selected by a selector address. The invention may include a second reconfigurable memory device that outputs the z-bit source word, based upon an x-bit source address input to the second memory device, where x
Application Number
US14/478,856
Assignees
Louisiana State University
Publication Date
2-9-2016
Recommended Citation
Vaidyanathan, R., & Jordan, M. (2016). Configurable Decoder with Applications in FPGAs. Retrieved from https://repository.lsu.edu/engineering_patents/62